

## **General Description**

The MAX3349EA  $\pm$ 15kV ESD-protected, USB transceiver provides a full-speed USB interface to a lower voltage microprocessor or ASIC. The device supports enumeration, suspend, and VBUS detection. A special UART multiplexing mode routes external UART signals (Rx and Tx) to D+ and D-, allowing the use of a shared connector to reduce cost and part count for mobile devices.

The UART interface allows mobile devices such as PDAs, cellular phones, and digital cameras to use either UART or USB signaling through the same connector. The MAX3349EA features a separate UART voltage supply input to support legacy devices using +2.75V signaling. The MAX3349EA supports a maximum UART baud rate of 921kbaud.

Upon connection to a USB host, the MAX3349EA enters USB mode and provides a full-speed USB 2.0 compliant interface through VP, VM, RCV, and  $\overline{OE}$ . The MAX3349EA features internal series termination resistors on D+ and D-, and an internal 1.5k $\Omega$  pullup resistor to D+ to allow the device to logically connect and disconnect from the USB while plugged in. A suspend mode is provided for low-power operation. D+ and D- are protected from electrostatic discharge (ESD) up to ±15kV.

The MAX3349EA is available in 16-pin TQFN (4mm x 4mm) and 16-bump UCSP<sup>TM</sup> (2mm x 2mm) packages, and is specified over the -40°C to +85°C extended temperature range.

**Applications** 

Cell Phones PDAs Digital Cameras MP3 Players

# \_\_Features

- ±15kV ESD HBM Protection on D+ and D-
- UART Mode Routes External UART Signals to D+/D-
- Internal Linear Regulator Allows Direct Powering from the USB Cable
- Separate Voltage Input for UART Transmitter/Receiver (VUART)
- Internal 1.5kΩ Pullup Resistor on D+ Controlled by Enumerate Input
- Internal Series Termination Resistors on D+ and D-
- Complies with USB Specification Revision 2.0, Full-Speed 12Mbps Operation
- Built-In Level Shifting Down to +1.4V, Ensuring Compatibility with Low-Voltage ASICs
- VBUS Detection
- Combined VP and VM Inputs/Outputs
- No Power-Supply Sequencing Required
- Available in 16-Bump UCSP (2mm x 2mm) Package

## **Ordering Information**

| PART           | PIN-PACKAGE | PKG CODE |
|----------------|-------------|----------|
| MAX3349EAEBE+T | 16 UCSP     | B16-1    |
| MAX3349EAETE** | 16 TQFN-EP* | T1644-4  |

**Note:** All devices specified for the -40°C to +85°C extended temperature range.

\*\*Future product—contact factory for availability.

- \*EP = Exposed paddle.
- +Indicates lead-free package.

## Pin Configurations



UCSP is a trademark of Maxim Integrated Products, Inc.

#### 

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com. www.DataSheet4U.com

# **MAX3349EA**

## **ABSOLUTE MAXIMUM RATINGS**

| Operating Temperature Range          | 40°C to +85°C  |
|--------------------------------------|----------------|
| Junction Temperature                 | +150°C         |
| Storage Temperature Range            | 65°C to +150°C |
| Lead Temperature (soldering, 10s)    | +300°C         |
| Bump Temperature (soldering, reflow) |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

(V<sub>BUS</sub> = +4.0V to +5.5V, V<sub>UART</sub> = +2.7V to +3.3V, V<sub>L</sub> = +1.40V to +2.75V, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at V<sub>BUS</sub> = +5V, V<sub>L</sub> = +1.8V, V<sub>UART</sub> = +2.75V (UART Mode), and T<sub>A</sub> = +25°C.) (Note 1)

| PARAMETER                                          | PARAMETER SYMBOL CONDITIONS |                                                                         | MIN  | ТҮР | MAX  | UNITS |
|----------------------------------------------------|-----------------------------|-------------------------------------------------------------------------|------|-----|------|-------|
| SUPPLY INPUTS/OUTPUTS (VBU                         | s, Vuart, Vtrm,             | VL)                                                                     |      |     |      | •     |
| V <sub>BUS</sub> Input Range                       | V <sub>BUS</sub>            | USB mode                                                                | 4.0  |     | 5.5  | V     |
| V <sub>L</sub> Input Range                         | VL                          |                                                                         | 1.40 |     | 2.75 | V     |
| VUART Input Range                                  | Vuart                       | UART mode                                                               | 2.7  |     | 3.3  | V     |
| Regulated Supply-Voltage Output                    | VTRM                        | Internal regulator, USB mode                                            | 3.0  |     | 3.6  | V     |
| Operating V <sub>BUS</sub> Supply Current          | IBUS                        | Full-speed transmitting/receiving at 12Mbps, $C_L = 50pF$ on D+ and D-  |      |     | 10   | mA    |
| Operating VUART Supply Current                     | Ivuart                      | UART transmitting/receiving at<br>921kbaud, C <sub>L</sub> = 200pF      |      |     | 2.5  | mA    |
| Static VUART Supply Current                        | IVUART(STATIC)              | UART mode                                                               |      | 3.5 | 5    | μA    |
| Operating V <sub>L</sub> Supply Current            | IVL                         | Full-speed transmitting/receiving at 12Mbps, $C_L = 50$ pF on D+ and D- |      |     | 6    | mA    |
| Full-Speed Idle and SE0 Supply                     | IVBUS(IDLE)                 | Full-speed idle, $V_{D+} > +2.7V$ , $V_{D-} < +0.3V$                    |      | 290 | 400  | μA    |
| Current                                            |                             | SE0: $V_{D+} < +0.3V$ , $V_{D-} < +0.3V$                                |      | 340 | 450  |       |
| Static VL Supply Current                           | IVL(STATIC)                 | Full-speed idle, SE0, suspend mode, or static UART mode                 |      | 2   | 10   | μA    |
| Sharing Mode V <sub>L</sub> Supply Current         | IVL(OFF)                    | $V_{BUS}$ and $V_{UART}$ not present                                    |      | 2   | 5    | μA    |
| USB Suspend V <sub>BUS</sub> Supply<br>Current     | IVBUS(SUS)                  | VM, VP unconnected;<br>$\overline{OE} = 1$ , SUS = 1                    |      | 38  | 65   | μΑ    |
| V <sub>BUS</sub> DETECTION (BD)                    |                             | •                                                                       |      |     |      | •     |
| USB Power-Supply Detection                         |                             | $V_{L} = +1.8V$                                                         | 1.8  | 2.7 | 3.4  | V     |
| Threshold                                          | Vth_vbus                    | $V_{L} = +2.5V$                                                         | 2.3  | 3.2 | 4.0  | v     |
| USB Power-Supply Detection                         |                             | $V_{L} = +1.8V$                                                         |      | 80  |      | mV    |
| Hysteresis                                         | V <sub>HYS_VBUS</sub>       | $V_{L} = +2.5V$                                                         | 100  |     | 111V |       |
| V <sub>L</sub> Power-Supply Detection<br>Threshold | VTH_VL                      |                                                                         |      | 0.7 |      | V     |

## ///XI//

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{BUS} = +4.0V \text{ to } +5.5V, V_{UART} = +2.7V \text{ to } +3.3V, V_L = +1.40V \text{ to } +2.75V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{BUS} = +5V, V_L = +1.8V, V_{UART} = +2.75V \text{ (UART Mode), and } T_A = +25^{\circ}\text{C}.\text{) (Note 1)}$ 

| PARAMETER                           | SYMBOL           | CONDITIONS                                                                       | MIN                     | ТҮР    | МАХ         | UNITS |
|-------------------------------------|------------------|----------------------------------------------------------------------------------|-------------------------|--------|-------------|-------|
| VUART Power-Supply Detection        | Vth_uart         |                                                                                  | 0.4 x                   | 0.65 x | 0.9 x       | V     |
| Threshold                           |                  |                                                                                  | VL                      | VL     | VL          |       |
| DIGITAL INPUTS/OUTPUTS (VP,         |                  |                                                                                  |                         |        |             |       |
| Input Voltage Low                   | VIL              |                                                                                  |                         |        | 0.3 x<br>VL | V     |
| Input Voltage High                  | V <sub>IH</sub>  |                                                                                  | 0.7 x<br>VL             |        |             | V     |
| Output Voltage Low                  | V <sub>OL</sub>  | $I_{OL} = +2mA, V_L > 1.65V$<br>$I_{OL} = +1mA, V_L < 1.65V$                     |                         |        | 0.4         | V     |
| Output Voltage High                 | V <sub>OH</sub>  | $I_{OH} = +2mA, V_L > 1.65V$<br>$I_{OH} = +1mA, V_L < 1.65V$                     | V <sub>L</sub> -<br>0.4 |        |             | V     |
| Input Leakage Current               | ILKG             |                                                                                  | -1                      |        | +1          | μA    |
| ANALOG INPUTS/OUTPUTS (D+           | , D- in USB Mod  | e)                                                                               |                         |        |             |       |
| Differential Input Sensitivity      | V <sub>ID</sub>  | V <sub>D+</sub> - V <sub>D-</sub>                                                | 0.2                     |        |             | V     |
| Differential Common-Mode<br>Voltage | V <sub>CM</sub>  | Includes VID range                                                               | 0.8                     |        | 2.5         | V     |
| Single-Ended Input<br>Low Voltage   | VILSE            |                                                                                  |                         |        | 0.8         | V     |
| Single-Ended Input<br>High Voltage  | VIHSE            |                                                                                  | 2.0                     |        |             | V     |
| USB Output Voltage Low              | VUSB_OLD         | $R_L = 1.5 k\Omega$ connected to +3.6V                                           |                         |        | 0.3         | V     |
| USB Output Voltage High             | VUSB_OHD         | $R_L = 15k\Omega$ connected to GND                                               | 2.8                     |        | 3.6         | V     |
| Off-State Leakage Current           | ILZ              |                                                                                  | -10                     |        | +10         | μA    |
| Driver Output Impedance             | Z <sub>DRV</sub> | Steady-state drive                                                               | 29.0                    | 38     | 43.5        | Ω     |
| Transceiver Capacitance             | CIND             | Measured from D+/D- to GND                                                       |                         | 20     |             | pF    |
| Input Impedance                     | Z <sub>IN</sub>  | Driver off                                                                       | 0.9                     | 1.3    | 2.0         | MΩ    |
| D+ Internal Pullup Resistor         | R <sub>PU</sub>  | ENUM = 1                                                                         | 1425                    | 1500   | 1575        | Ω     |
| ANALOG INPUTS/OUTPUTS (D+           | , D- in UART Mo  |                                                                                  | 1                       |        |             | 1     |
| Input Voltage High                  | VUART_IH         | UART mode, +2.70 < V <sub>UART</sub> < +2.85V                                    | 2.0                     |        |             | V     |
| Input Voltage Low                   | VUART_IL         | UART mode,<br>+2.70V < V <sub>UART</sub> < +2.85V                                |                         |        | 0.8         | V     |
| Output Voltage High                 | Vuart_oh         | UART mode,<br>+2.70V < V <sub>UART</sub> < +2.85V<br>I <sub>UART_OH</sub> = -2mA | 2.2                     |        |             | V     |
| Output Voltage Low                  | VUART_OL         | UART mode,<br>+2.70V < V <sub>UART</sub> < +2.85V<br>I <sub>UART_OL</sub> = +2mA |                         |        | 0.4         | V     |

## ELECTRICAL CHARACTERISTICS (continued)

 $(V_{BUS} = +4.0V \text{ to } +5.5V, V_{UART} = +2.7V \text{ to } +3.3V, V_{L} = +1.40V \text{ to } +2.75V, T_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{BUS} = +5V, V_{L} = +1.8V, V_{UART} = +2.75V \text{ (UART Mode), and } T_{A} = +25^{\circ}\text{C}.) \text{ (Note 1)}$ 

| PARAMETER                          | SYMBOL | CONDITIONS         | MIN | ТҮР | MAX | UNITS |
|------------------------------------|--------|--------------------|-----|-----|-----|-------|
| ESD PROTECTION (D+, D-)            |        |                    |     |     |     |       |
| Human Body Model                   |        | (Figures 9 and 10) |     | ±15 |     | kV    |
| IEC 61000-4-2<br>Air-Gap Discharge |        |                    |     | ±8  |     | kV    |
| IEC 61000-4-2<br>Contact Discharge |        |                    |     | ±8  |     | kV    |

## **TIMING CHARACTERISTICS**

 $(V_{BUS} = +4.0V \text{ to } +5.5V, V_{UART} = +2.7V \text{ to } +3.3V, V_{L} = +1.4V \text{ to } +2.75V, T_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{BUS} = +5V, V_{L} = +1.8V, V_{UART} = +2.75V \text{ (UART Mode), and } T_{A} = +25^{\circ}\text{C}.) \text{ (Note 1)}$ 

| PARAMETER                         | SYMBOL                     | CONDITIONS                                                                         | MIN | ТҮР | MAX  | UNITS |  |
|-----------------------------------|----------------------------|------------------------------------------------------------------------------------|-----|-----|------|-------|--|
| USB DRIVER CHARACTERISTIC         | S (C <sub>L</sub> = 50pF)  |                                                                                    | •   |     |      |       |  |
| Rise Time                         | tFR                        | 10% to 90% of   V <sub>USB_OHD</sub> - V <sub>USB_OLD</sub>  <br>(Figures 1 and 7) | 4   |     | 20   | ns    |  |
| Fall Time                         | tFF                        | 90% to 10% of   V <sub>USB_OHD</sub> - V <sub>USB_OLD</sub>  <br>(Figures 1 and 7) | 4   |     | 20   | ns    |  |
| Rise/Fall Time Matching           | tfr/tff                    | Excluding the first transition from idle state (Note 2) (Figures 1 and 7)          | 90  |     | 110  | %     |  |
| Output Signal Crossover Voltage   | VCRS_F                     | Excluding the first transition from idle state (Note 2) (Figure 2)                 | 1.3 |     | 2.0  | V     |  |
|                                   | touring                    | V <sub>L</sub> > +1.65V (Figures 2 and 7)                                          |     |     | 22.5 |       |  |
|                                   | <sup>t</sup> PLH_DRV       | $+1.4V < V_L < +1.65V$ (Figures 2 and 7)                                           |     |     | 25   |       |  |
| Driver Propagation Delay          | <sup>t</sup> PHL_DRV       | $V_L > +1.65V$ (Figures 2 and 7)                                                   |     |     | 22.5 | ns    |  |
|                                   |                            | $+1.4V < V_L < +1.65V$ (Figures 2 and 7)                                           |     |     | 25   |       |  |
| Driver Disable Delay              | tphz_drv                   | High-to-off transition (Figures 3 and 6)                                           |     |     | 25   | 20    |  |
| Driver Disable Delay              | tplz_drv                   | Low-to-off transition (Figures 3 and 6)                                            |     |     | 25   | ns    |  |
| Driver Enable Delay               | tpzh_drv                   | Off-to-high transition (Figures 3 and 7)                                           |     |     | 25   | 20    |  |
|                                   | <sup>t</sup> PZL_DRV       | Off-to-low transition (Figures 3 and 7)                                            |     |     | 25   | ns    |  |
| USB RECEIVER CHARACTERIST         | ICS (C <sub>L</sub> = 15pl | =)                                                                                 |     |     |      |       |  |
|                                   |                            | $V_L > +1.65V$ (Figures 4 and 8)                                                   |     |     | 25   |       |  |
| Differential Receiver Propagation | <sup>t</sup> PLH_RCV       | $+1.4V < V_L < +1.65V$ (Figures 4 and 8)                                           |     |     | 30   | 50    |  |
| Delay                             | to                         | $V_L > +1.65V$ (Figures 4 and 8)                                                   |     |     | 25   |       |  |
|                                   | <sup>t</sup> PHL_RCV       | $1.4V < V_L < +1.65V$ (Figures 4 and 8)                                            |     |     | 30   |       |  |
|                                   | tout or                    | $V_L > +1.65V$ (Figures 4 and 8)                                                   |     |     | 28   |       |  |
| Single-Ended Receiver             | <sup>t</sup> PLH_SE        | +1.4V < V <sub>L</sub> < +1.65V (Figures 4 and 8)                                  |     |     | 35   | 20    |  |
| Propagation Delay                 |                            | $V_L > +1.65V$ (Figures 4 and 8)                                                   | 28  |     | 28   | ns    |  |
|                                   | <sup>t</sup> PHL_SE        | +1.4V < V <sub>L</sub> < +1.65V (Figures 4 and 8)                                  |     | 35  | 1    |       |  |

## TIMING CHARACTERISTICS (continued)

 $(V_{BUS} = +4.0V \text{ to } +5.5V, V_{UART} = +2.7V \text{ to } +3.3V, V_L = +1.4V \text{ to } +2.75V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{BUS} = +5V, V_L = +1.8V, V_{UART} = +2.75V \text{ (UART Mode), and } T_A = +25^{\circ}\text{C}.) \text{ (Note 1)}$ 

| PARAMETER                       | SYMBOL                      | CONDITIONS                                                           | MIN        | ТҮР | MAX | UNITS |  |
|---------------------------------|-----------------------------|----------------------------------------------------------------------|------------|-----|-----|-------|--|
|                                 | t                           | High-to-off transition,<br>V <sub>L</sub> > +1.65V (Figure 5)        | 10         |     | 10  |       |  |
| Single-Ended Receiver Disable   | tphz_se                     | High-to-off transition,<br>+1.4V < $V_L$ < +1.65V (Figure 5)         |            |     | 12  | ns    |  |
| Delay                           |                             | Low-to-off transition,<br>V <sub>L</sub> > +1.65V (Figure 5)         |            |     | 10  | 115   |  |
|                                 | tplz_se                     | Low-to-off transition,<br>+1.4V < $V_L$ < +1.65V (Figure 5)          |            |     | 12  |       |  |
|                                 | <sup>t</sup> PZH_SE         | Off-to-high transition,<br>V <sub>L</sub> > +1.65V (Figure 5)        |            |     | 20  | ns    |  |
| Single-Ended Receiver Enable    |                             | Off-to-high transition,<br>+1.4V < V <sub>L</sub> < +1.65 (Figure 5) |            |     | 20  |       |  |
| Delay                           | tpzl_se                     | Off-to-low transition,<br>V <sub>L</sub> > +1.65V (Figure 5)         |            |     | 20  |       |  |
|                                 |                             | Off-to-low transition,<br>+1.4V < $V_L$ < +1.65V (Figure 5)          |            |     | 20  |       |  |
| UART DRIVER CHARACTERISTIC      | CS (C <sub>L</sub> = 200pF) |                                                                      |            |     |     |       |  |
| Rise Time (D-)                  | tfr_tuart                   | 10% to 90% of IVOHD - VOLDI (Figure 13)                              |            | 60  | 200 | ns    |  |
| Fall Time (D-)                  | tff_tuart                   | 90% to 10% of IVOHD - VOLDI (Figure 13)                              |            | 60  | 200 | ns    |  |
| Driver Propagation Delay        | <sup>t</sup> PLH_TUART      | (Figure 13)                                                          |            | 70  | 200 | ns    |  |
| Driver Propagation Delay        | <sup>t</sup> PHL_TUART      | (Figure 13)                                                          | Figure 13) |     | 200 | 115   |  |
| UART RECEIVER CHARACTERIS       | TICS (C <sub>L</sub> = 15p  | F)                                                                   |            |     |     |       |  |
| Pageiver (Dx) Propagation Daley | <sup>t</sup> PLH_RUART      | (Figure 14)                                                          |            |     | 60  |       |  |
| Receiver (Rx) Propagation Delay | <sup>t</sup> PHL_RUART      | ART (Figure 14)                                                      |            |     | 60  | ns    |  |
| Receiver (Rx) Rise/Fall Time    | tfr_ruart                   | (Figure 14)                                                          |            |     | 45  | ns    |  |
|                                 | tff_ruart                   | (Figure 14)                                                          |            |     | 45  | 115   |  |

Note 1: Parameters are 100% production tested at  $T_A = +25$ °C, unless otherwise noted. Limits over temperature are guaranteed by design.

Note 2: Guaranteed by design, not production tested.

MAX3349EA

 $(V_{BUS} = +5V, V_L = +3.3V, V_{UART} = +2.75V, T_A = +25^{\circ}C, unless otherwise noted.)$ 

**MAX3349EA** 



**Typical Operating Characteristics** 



# **Pin Description**

| PI   | IN   |        |                  |                                                                                                                                                                                                                                                                                              |
|------|------|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UCSP | TQFN | TYPE   | NAME             | FUNCTION                                                                                                                                                                                                                                                                                     |
| A1   | 1    | POWER  | Vuart            | UART Supply Voltage. V <sub>UART</sub> powers the internal UART transmitter and receiver. Connect a regulated voltage between +2.7V and +3.3V to V <sub>UART</sub> . Bypass V <sub>UART</sub> to GND with a 0.1 $\mu$ F ceramic capacitor.                                                   |
| A2   | 2    | OUTPUT | RX               | UART Receive Output. In UART mode, RX is a level-shifted output that expresses the logic state of D+.                                                                                                                                                                                        |
| A3   | 3    | INPUT  | TX               | UART Transmit Input. In UART mode, D- follows the logic state on TX.                                                                                                                                                                                                                         |
| A4   | 4    | OUTPUT | BD               | USB Detect Output. When $V_{BUS}$ exceeds the $V_{TH-BUS}$ threshold, BD is logic-high to indicate that the MAX3349E is connected to a USB host. The MAX3349E operates in USB mode when BD is logic-high, and operates in UART mode when BD is logic-low.                                    |
| B1   | 15   | POWER  | VL               | Digital Logic Supply. Connect a +1.4V to +2.75V supply to VL. Bypass VL to GND with a 0.1 $\mu F$ or larger ceramic capacitor.                                                                                                                                                               |
| B2   | 16   | I/O    | VM               | Receiver Output/Driver Input. VM functions as a receiver output when $\overline{OE} = V_L$ . VM follows the logic state of D- when receiving. VM functions as a driver input when $\overline{OE} = GND$ (Tables 2 and 3).                                                                    |
| В3   | 5    | I/O    | VP               | Receiver Output/Driver Input. VP functions as a receiver output when $\overline{OE} = V_L$ . VP follows the logic state of D+ when receiving. VP functions as a driver input when $\overline{OE} = GND$ (Tables 2 and 3).                                                                    |
| B4   | 6    | OUTPUT | RCV              | Differential Receiver Output. In USB mode, RCV is the output of the USB differential receiver (Table 3).                                                                                                                                                                                     |
| C1   | 14   | POWER  | Vtrm             | Internal Regulator Output. V <sub>TRM</sub> provides a regulated +3.3V output. Bypass V <sub>TRM</sub> to GND with a 1 $\mu$ F ceramic capacitor. V <sub>TRM</sub> draws power from V <sub>BUS</sub> . Do not power external circuitry from V <sub>TRM</sub> .                               |
| C2   | 13   | INPUT  | ENUM             | Enumerate Input. Drive ENUM to V <sub>L</sub> to connect the internal 1.5k $\Omega$ resistor from D+ to V <sub>TRM</sub> (when V <sub>BUS</sub> is present). Drive ENUM to GND to disconnect the internal 1.5k $\Omega$ pullup resistor. ENUM has no effect when the device is in UART mode. |
| C3   | 8    | INPUT  | SUS              | Suspend Input. Drive SUS low for normal operation. Drive SUS high to force the MAX3349E into suspend mode.                                                                                                                                                                                   |
| C4   | 7    | INPUT  | ŌĒ               | Output Enable. Drive $\overline{OE}$ low to set VP/VM to transmitter inputs in USB mode. Drive $\overline{OE}$ high to set VP/VM to receiver outputs in USB mode. $\overline{OE}$ has no effect when the device is in UART mode.                                                             |
| D1   | 12   | POWER  | V <sub>BUS</sub> | USB Supply Voltage. V <sub>BUS</sub> provides power to the internal linear regulator when in USB mode. Bypass V <sub>BUS</sub> to GND with a 0.1 $\mu$ F ceramic capacitor.                                                                                                                  |
| D2   | 11   | I/O    | D+               | USB Differential Data Input/Output. Connect D+ directly to the USB connector.                                                                                                                                                                                                                |
| D3   | 10   | I/O    | D-               | USB Differential Data Input/Output. Connect D- directly to the USB connector.                                                                                                                                                                                                                |
| D4   | 9    | POWER  | GND              | Ground                                                                                                                                                                                                                                                                                       |
|      | EP   | _      | EP               | Exposed Paddle. Connect exposed paddle to GND.                                                                                                                                                                                                                                               |





Figure 1. Rise and Fall Times



Figure 2. Timing of VP and VM to D+ and D-



Figure 3. Driver Enable and Disable Timing



Figure 4. D+/D- Timing to VP, VM, and RCV





Figure 5. Receiver Enable and Disable Timing



Figure 6. Test Circuit for Disable Time

# **Detailed Description**

The MAX3349EA  $\pm$ 15kV ESD-protected, USB transceiver provides a full-speed USB interface to a microprocessor or ASIC. The device supports enumeration, suspend, and V<sub>BUS</sub> detection. A special UART multiplexing mode routes external UART signals (Rx and Tx) to D+ and D-, allowing the use of a shared connector to reduce cost and part count for mobile devices.

The UART interface allows mobile devices such as PDAs, cellular phones, and digital cameras to use either UART or USB signaling through the same connector. The MAX3349EA features a separate UART voltage supply

## 

# \_Timing Diagrams (continued)



Figure 7. Test Circuit for Enable Time, Transmitter Propagation Delay, and Transmitter Rise/Fall Time



Figure 8. Test Circuit for Receiver Propagation Delay



Figure 9. Human Body ESD Test Model

input. The MAX3349EA supports a maximum UART baud rate of 921kbaud.

Upon connection to a USB host, the MAX3349EA enters USB mode and provides a full-speed USB 2.0 compliant interface through VP, VM, RCV, and  $\overline{\text{OE}}$ . The MAX3349EA features internal series resistors on D+ and D-, and an internal 1.5k $\Omega$  pullup resistor to D+ to allow the device to logically connect and disconnect from the USB bus while plugged in. A suspend mode is provided for low-power operation. D+ and D- are protected from electrostatic discharge (ESD) up to ±15kV. To ensure full ±15kV ESD protection, bypass VBUS to

**MAX3349EA** 



Figure 10. Human Body Model Current Waveform



Figure 11. IEC61000-4-2 ESD Contact Discharge Test Model

GND with a 0.1 $\mu F$  ceramic capacitor as close to the device as possible. There are high-impedance resistors  ${\sim}2M\Omega$  to ground on D+ and D- to prevent floating nodes when in UART mode and nothing is connected.

#### **Operating Modes**

The MAX3349EA operates in either USB mode or UART mode, depending on the presence or absence of V<sub>BUS</sub>. Bus detect output BD is logic-high when a voltage higher than V<sub>TH-VBUS</sub> is applied to V<sub>BUS</sub>, and logic-low otherwise. The MAX3349EA operates in USB mode when BD is logic-high, and UART mode when BD is logic-low.

## Timing Diagrams (continued)



Figure 12. IEC 61000-4-2 Contact Discharge Model Current Waveform

#### USB Mode

In USB mode, the MAX3349EA implements a full-speed (12Mbps) USB interface on D+ and D-, with enumerate and suspend functions. A differential USB receiver presents the USB state as a logic-level output RCV (Table 3a). VP/VM are outputs of single-ended USB receivers when  $\overline{OE}$  is logic-high, allowing detection of single-ended 0 (SE0) events. When  $\overline{OE}$  is logic-low, VP and VM serve as inputs to the USB transmitter. Drive suspend input SUS logic-high to force the MAX3349EA into a low-power operating mode and disable the differential USB receiver (Table 3b).

#### UART Mode

The MAX3349EA operates in UART mode when BD is logic-low (V<sub>BUS</sub> not present). The Rx signal is the output of a single-ended receiver on D+, and the Tx input is driven out on D-. Signaling voltage thresholds for D+ and D- are determined by V<sub>UART</sub>, an externally applied voltage between +2.7V and +3.3V.

#### **Power-Supply Configurations**

#### V<sub>L</sub> Logic Supply

In both USB and UART modes, the control interface is powered from V<sub>L</sub>. The MAX3349EA operates with logic-side voltage (V<sub>L</sub>) as low as +1.4V, providing level shift-ing for lower voltage ASICs and microcontrollers.



## **Table 1. Power-Supply Configuration**

| V <sub>BUS</sub> (V) | V <sub>TRM</sub> (V) | V <sub>L</sub> (V) | VUART(V)                               | CONFIGURATION |
|----------------------|----------------------|--------------------|----------------------------------------|---------------|
| +4.0 to +5.5         | +3.0 to +3.6 Output  | +1.4 to +2.75      | GND, Unconnected, or<br>+2.7V to +3.3V | USB Mode      |
| +4.0 to +5.5         | +3.0 to +3.6 Output  | GND or Unconnected | GND, Unconnected, or<br>+2.7V to +3.3V | Disable Mode  |
| GND or Unconnected   | High Impedance       | +1.4 to +2.75      | +2.7V to +3.3V                         | UART Mode     |

## Table 2. USB Transmit Truth Table ( $\overline{OE} = 0$ )

| INPUTS |    | OUTPUTS |    |  |
|--------|----|---------|----|--|
| VP     | VM | D+      | D- |  |
| 0      | 0  | 0       | 0  |  |
| 0      | 1  | 0       | 1  |  |
| 1      | 0  | 1       | 0  |  |
| 1      | 1  | 1       | 1  |  |

# Table 3a. USB Receive Truth Table ( $\overline{OE} = 1$ , SUS = 0)

| INP | INPUTS |    | OUTPUTS |      |  |
|-----|--------|----|---------|------|--|
| D+  | D-     | VP | RCV     |      |  |
| 0   | 0      | 0  | 0       | RCV* |  |
| 0   | 1      | 0  | 1       | 0    |  |
| 1   | 0      | 1  | 0       | 1    |  |
| 1   | 1      | 1  | 1       | Х    |  |

\* = Last state.

X = Undefined.

#### USB Mode

The MAX3349EA is in USB mode when V<sub>BUS</sub> is greater than V<sub>TH-BUS</sub> and the bus detect output (BD) is logic-high. In USB mode, power for the MAX3349EA is derived from V<sub>BUS</sub>, typically provided through the USB connector. An internal linear regulator generates the required +3.3V V<sub>TRM</sub> voltage from V<sub>BUS</sub>. V<sub>TRM</sub> powers the internal USB transceiver circuitry and the D+ enumeration resistor. Bypass V<sub>TRM</sub> to GND with a 1µF ceramic capacitor as close to the device as possible. Do not power external circuitry from V<sub>TRM</sub>.

#### Disable Mode

Connect V<sub>BUS</sub> to a system power supply and leave V<sub>L</sub> unconnected or connect to ground to enter disable mode. In disable mode, D+ and D- are high impedance, and withstand external signals up to +5.5V.  $\overline{OE}$ , SUS, and control signals are ignored.

## 

Table 3b. USB Receive Truth Table ( $\overline{OE} = 1$ , SUS = 1)

| INP | INPUTS |    | OUTPUTS |   |  |
|-----|--------|----|---------|---|--|
| D+  | D-     | VP | RCV     |   |  |
| 0   | 0      | 0  | 0       | 0 |  |
| 0   | 1      | 0  | 1       | 0 |  |
| 1   | 0      | 1  | 0       | 0 |  |
| 1   | 1      | 1  | 1       | 0 |  |

#### UART Mode

Connect V<sub>L</sub> and V<sub>UART</sub> to system power supplies, and leave V<sub>BUS</sub> unconnected or below V<sub>TH-BUS</sub> to operate the MAX3349EA in UART mode. The MAX3349EA supports V<sub>UART</sub> from +2.7V to +3.3V (see Table 1).

#### **USB** Control Signals

ÔĒ

 $\overline{OE}$  controls the direction of communication for USB mode. When  $\overline{OE}$  is logic-low, VP and VM operate as logic inputs, and D+/D- are outputs. When  $\overline{OE}$  is logichigh, VP and VM operate as logic outputs, and D+/Dare inputs. RCV is the output of the differential USB receiver connected to D+/D-, and is not affected by the  $\overline{OE}$  logic level.

#### ENUM

Drive ENUM logic-high to enable the internal  $1.5k\Omega$  pullup resistor from D+ to V<sub>TRM</sub>. Drive ENUM logic-low to disable the internal pullup resistor and logically disconnect the MAX3349EA from the USB.

#### SUS

Operate the MAX3349EA in low-power USB suspend mode by driving SUS logic-high. In suspend mode, the USB differential receiver is turned off and V<sub>BUS</sub> consumes 38µA (typ) of supply current. The single-ended VP and VM receivers remain active to detect a SE0 state on USB bus lines D+ and D-. The USB transmitter remains enabled in suspend mode to allow transmission of a remote wake-up on D+ and D-.

#### D+ and D-

D+ and D- are either USB signals or UART signals, depending on the operating mode. In USB mode, D+/D- serve as receiver inputs when  $\overline{OE}$  is logic-high and transmitter outputs when  $\overline{OE}$  is logic-low. Internal series resistors are provided on D+ and D- to allow a direct interface with a USB connector. In UART mode, D+ is an input and D- is an output. UART signals on Tx are presented on D-, and signals on D+ are presented on Rx. The UART signaling levels for D+/D- are determined by VUART. Logic thresholds for Rx and Tx are determined by VL. D+ and D- are ESD protected to  $\pm 15$ kV HBM.

**RCV** RCV is the output of the differential USB receiver. RCV is a logic 1 for D+ high and D- low. RCV is a logic 0 for D+ low and D- high. RCV retains the last valid logic state when D+ and D- are both low (SE0). RCV is driven logic-low when SUS is high. See Tables 3a and 3b.

BD

The bus-detect (BD) output is asserted logic-high when a voltage greater than V<sub>TH-BUS</sub> is presented on V<sub>BUS</sub>. This is typically the case when the MAX3349EA is connected to a powered USB. BD is logic-low when V<sub>BUS</sub> is unconnected.

#### **ESD** Protection

As with all Maxim devices, ESD-protection structures are incorporated on all pins to protect against electrostatic discharges encountered during handling and assembly. Additional ESD-protection structures guard D+ and D- against damage from ESD events up to  $\pm 15$ kV. The ESD structures arrest ESD events in all operating modes: normal operation, suspend mode, and when the device is unpowered.

Several ESD testing standards exist for gauging the robustness of ESD structures. The ESD protection of the MAX3349EA is characterized to the following standards:

±15kV Human Body Model (HBM)

±8kV Air-Gap Discharge per IEC 61000-4-2

±8kV Contact Discharge per IEC 61000-4-2

#### Human Body Model

Figure 9 shows the model used to simulate an ESD event resulting from contact with the human body. The model consists of a 100pF storage capacitor that is charged to a high voltage, then discharged through a  $1.5k\Omega$  resistor. Figure 10 shows the current waveform when the storage capacitor is discharged into a low impedance.

#### IEC 61000-4-2 Contact Discharge

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. It does not specifically refer to integrated circuits. The major difference between tests done using the Human Body Model and IEC 61000-4-2 is a higher peak current in IEC 61000-4-2 due to lower series resistance. Hence, the ESD withstand voltage measured to IEC 61000-4-2 is typically lower than that measured using the Human Body Model. Figure 11 shows the IEC 61000-4-2 model. The Contact Discharge method connects the probe to the device before the probe is charged. Figure 12 shows the current waveform for the IEC 61000-4-2 Contact Discharge Model.

#### **ESD Test Conditions**

ESD performance depends on a variety of conditions. Please contact Maxim for a reliability report documenting test setup, methodology, and results.

## Applications Information

#### Data Transfer in USB Mode

#### Transmitting Data to the USB

To transmit data to the USB, operate the MAX3349EA in USB mode (see the *Operating Modes* section), and drive  $\overline{OE}$  low. The MAX3349EA transmits data to the USB differentially on D+ and D-. VP and VM serve as differential input signals to the driver. When VP and VM are both driven low, a single-ended zero (SE0) is output on D+/D-.

#### Receiving Data from the USB

To receive data from the USB, operate the MAX3349EA in USB mode (see the *Operating Modes* section.) Drive  $\overline{OE}$  high and SUS low. Differential data received at D+/D- appears as a logic signal at RCV. VP and VM are the outputs of single-ended receivers on D+ and D-.

#### **Data Transfer in UART Mode**

In UART mode, D+ is an input and D- is an output. UART signals on Tx are presented on D-, and signals on D+ are presented on Rx. The UART signaling levels for D+/D- are determined by VUART. The voltage thresholds for Rx and Tx are determined by VL. The voltage thresholds for D+ and D- are determined by VUART.

#### **Power-Supply Decoupling**

Bypass V<sub>BUS</sub>, V<sub>L</sub>, and V<sub>UART</sub> to ground with 0.1 $\mu$ F ceramic capacitors. Additionally, bypass V<sub>TRM</sub> to ground with a 1 $\mu$ F ceramic capacitor. Place all bypass capacitors as close as possible to the device .



## **Timing Diagrams**



Figure 13. UART Transmitter Timing



Figure 14. UART Receiver Timing

#### **Power Sequencing**

There are no power-sequencing requirements for  $V_{\text{L}},$   $V_{\text{UART}},$  and  $V_{\text{BUS}}.$ 

#### **UCSP** Application Information

For the latest application details on UCSP construction, dimensions, tape carrier information, printed circuitboard techniques, bump-pad layout, and recommended reflow temperature profile, as well as the latest information on reliability testing results, refer to the Application Note UCSP- A Wafer-Level Chip-Scale Package available on Maxim's website at www.maxim-ic.com/ucsp.



\_Chip Information

PROCESS: BICMOS

## Functional Diagram

MAX3349EA



## Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)





## Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



ation, MAX3349EA

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_

© 2006 Maxim Integrated Products

is a registered trademark of Maxim Integrated Products, Inc.